Hands-on fpga project design from scratch using verilog

Forum Legend
Member

Status

Offline

Posts

73,825

Likes

401

Rep

1

Bits

10

1

Years of Service

LEVEL 7
305 XP
f73363438882997cd61b3154ca5f8d86.jpeg

Free Download Hands-on fpga project design from scratch using verilog
Published 5/2024
Created by Ezeuko Emmanuel
MP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz, 2 Ch
Genre: eLearning | Language: English | Duration: 13 Lectures ( 4h 9m ) | Size: 2.2 GB

practical system verilog fpga project design from scratch
What you'll learn:
The student will use knowledge of verilog to design an actual hands-on project using verilog.
The student will also learn how to translate design speicfication for actual fpga verilog project example how to allocate input / output ports
The student will learn how to break down complex designs into modules and sub modules before initial designs
The student will learn the initial steps required for every FPGA development, including allocating designing setting up modules and breaking down sub modules.
Requirements:
basic syntax of verilog , system verilog or VHDL but not compulsory
Description:
In this course, I will guide you through designing an actual project on FPGA using system verilog. I will you to the free software i use for analysis , synthesis, RTL simulation and verification. We start by learning how to translate design specification which will enable you to select Input output ports. Then you will learn how to break down the design into modules and how to further break down the modules into sub modules. I will be using Logism, a free software to explain the physical view of the design while we use quartus software for the actual design. Both logism and quartus are all free available software for download. At the end of the course, you will get an hands-on assignment that will further strengthen your knowledge of FPGA project designs. we will also test the final design and see how they operate in real life. simulation will be carried out on both logism and quartus. To make the course more interactive our design pick is a 5 - hand poker player chip, i will introduce the game design and model, and all steps and stages involved in the game before we put heads together to deliberate on the specification . Then we continue from scratch till we get a working poker player chip.
Who this course is for:
verilog , fpga, hardware developers and engineers
Homepage
Code:
https://www.udemy.com/course/hands-on-fpga-project-design-from-scratch-using-verilog/








Buy Premium From My Links To Get Resumable Support,Max Speed & Support Me

Rapidgator
xlwuo.Handson.fpga.project.design.from.scratch.using.verilog.part2.rar.html
xlwuo.Handson.fpga.project.design.from.scratch.using.verilog.part3.rar.html
xlwuo.Handson.fpga.project.design.from.scratch.using.verilog.part1.rar.html
Fikper
xlwuo.Handson.fpga.project.design.from.scratch.using.verilog.part3.rar.html
xlwuo.Handson.fpga.project.design.from.scratch.using.verilog.part2.rar.html
xlwuo.Handson.fpga.project.design.from.scratch.using.verilog.part1.rar.html

No Password - Links are Interchangeable
 

60,351

Members

389,172

Threads

3,049,422

Posts
Newest Member
Back
Top